[PATCH] [RISCV] Initial support .insn directive for the assembler.
authorCraig Topper <craig.topper@sifive.com>
Sun, 12 Sep 2021 20:45:52 +0000 (13:45 -0700)
committerSylvestre Ledru <sylvestre@debian.org>
Sat, 5 Nov 2022 08:14:23 +0000 (08:14 +0000)
commitcf549c34cbf6c5f61f6901ba673eec2011abdfe9
tree3574e806501b651c56551e4f961d4c04245354f9
parent93ecb869aa24f6276f3f2b256001e03b8263b269
[PATCH] [RISCV] Initial support .insn directive for the assembler.

This allows for a custom encoding to be emitted. It can also be
used with inline assembly to allow the custom instruction to be
register allocated like other instructions.

I initially started from SystemZ's implementation, but some of
the formats allow operands to be specified in multiple ways so I
had to add support for matching different operand class lists for
the same format. That implementation is a simplified version of
what is emitted by tablegen for regular instructions.

I've left out the compressed formats. And I haven't supported the
named opcodes like LUI or OP_IMM_32. Those can be added in future
patches.

Documentation can be found here https://sourceware.org/binutils/docs-2.37/as/RISC_002dV_002dFormats.html

Reviewed By: jrtc27, MaskRay

Differential Revision: https://reviews.llvm.org/D108602

Gbp-Pq: Topic risc
Gbp-Pq: Name riscv-insn-support.patch
llvm/lib/Target/RISCV/AsmParser/RISCVAsmParser.cpp
llvm/lib/Target/RISCV/MCTargetDesc/RISCVBaseInfo.h
llvm/lib/Target/RISCV/MCTargetDesc/RISCVMCCodeEmitter.cpp
llvm/lib/Target/RISCV/RISCVInstrFormats.td
llvm/lib/Target/RISCV/RISCVInstrInfo.td
llvm/lib/Target/RISCV/RISCVRegisterInfo.td
llvm/test/MC/RISCV/insn-invalid.s [new file with mode: 0644]
llvm/test/MC/RISCV/insn.s [new file with mode: 0644]